文章编号: 1001-9014(2024)01-0085-06

## An improved method for determination of extrinsic resistances for HEMT devices based on 110 GHz S-parameters on-wafer measurement

LI Zhi-Chun<sup>1</sup>, LYU Yuan-Ting<sup>1</sup>, ZHANG Ao<sup>2</sup>, GAO Jian-Jun<sup>1\*</sup>

School of Physics and Electronic Science, East China Normal University, Shanghai 200241, China;
 School of Transportation and Civil Engineering, Nantong University, Nantong 226019, China)

**Abstract:** An improved method for determination of extrinsic resistances for 70 nm InP high electron mobility transistor (HEMT) is proposed in this paper. A set of expressions have been derived from the equivalent circuit model under operating bias points ( $V_{gs} > V_{th}$ ,  $V_{ds} = 0$  V). The extrinsic resistances are iterative determined using the discrepancy between simulated and measured S-parameters as an optimization criterion using the semi-analytical method. Good agreement between simulated and measured S-parameters under multi bias over the frequency range up to 110 GHz verifies the effectiveness of this extraction method.

Key words: InP high electron mobility transistor (HEMT), equivalent circuit model, extrinsic resistances, modeling

# 一种改进的基于110 GHz在片S参数测试的HEMT器件寄生电阻提取方法

李织纯<sup>1</sup>, 吕渊婷<sup>1</sup>, 张 傲<sup>2</sup>, 高建军<sup>1\*</sup> (1. 华东师范大学物理与电子科学学院,上海 200241; 2. 南通大学 交通与土木工程学院,江苏 南通 226019)

摘要:提出了一种改进的高电子迁移率晶体管寄生电阻提取方法,该方法利用了特殊偏置点 ( $V_{gs}>V_{th}$ , $V_{ds}=0V$ )的等效电路模型,推导了寄生电阻的表达式,采用半分析法对寄生电阻进行了优化。1~110 GHz S参数实测结果和仿真的S参数一致,证明该方法是有效的。

文献标识码:A

关键 词:InP高电子迁移率晶体管;等效电路模型;寄生电阻;器件建模

中图分类号:TN215

## Introduction

Accurate extrinsic resistances extraction for modeling InP HEMT devices is a crucial step in the design and production of high-yield, low-cost millimeter wave circuits <sup>[1]</sup>. The common used methods mainly include numerical optimization method, cold FET method and cutoff method. In optimization method, the extrinsic resistances extraction result strongly depends on the initial value and suffers from non-uniqueness and non-physical meaning <sup>[2]</sup>. In cold FET method, the large gate currents caused by forward-biased run through the gate Schottky junction, which leads to degradation of the gate <sup>[3-6]</sup>. To avoid degradation of device characteristics, some authors proposed cutoff method to extract extrinsic resistances. However, this method is valid only at high frequency (> 18 GHz), and the extracted resistances fluctuate widely over the whole frequency range of interest <sup>[7-9]</sup>.

In order to overcome these limitations, an improved method for determination of extrinsic resistances is proposed. In contrast with previous publications, this extraction method offers the following advantages.

1) Under operating bias point  $(V_{\rm gs} > V_{\rm th}, V_{\rm ds} = 0V)$ , the effect of channel between source and drain can be modeled by resistance  $R_{\rm ch}$ , while the capacitance will be dominant under cutoff bias condition.

2) The semi-analytical method which is a combination of optimization method and analytical direct extrac-

Received date: 2023-03-31, revised date: 2023-11-08 收稿日期: 2023-03-31, 修回日期: 2023-11-08

Foundation items: Supported by the National Natural Science Foundation of China (62201293,62034003)

Biography: LI Zhi-Chun (1999-), female, Zhumadian, Henan, master. Research area involves microwave device modeling. E-mail: lizhichun82@163.

<sup>\*</sup> Corresponding author: E-mail: jjgao@ee. ecnu. edu. cn

tion method has been used to determine the extrinsic resistances.

3) This extraction method is verified with *S*-parameters on-wafer measurement up to 110 GHz.

Section II gives the equivalent circuit model under operating bias point ( $V_{\rm gs} > V_{\rm th}$ ,  $V_{\rm ds} = 0$ V) as well as the derivation of analytical expressions. Section III gives the procedure of intrinsic parameters extraction. The measured and simulated results are presented in Section IV. The conclusion is given in Section V.

## 1 Extrinsic resistances extraction

#### 1.1 Equivalent circuit model

Fig. 1 shows the small-signal equivalent circuit model under operating bias point ( $V_{\rm gs} > V_{\rm th}$ ,  $V_{\rm ds} = 0$  V).  $C_{\rm pgd}$ ,  $C_{\rm pg}$ , and  $C_{\rm pd}$  represent the extrinsic capacitances due to the pad connections.  $L_{\rm g}$ ,  $L_{\rm d}$ , and  $L_{\rm s}$  represent the extrinsic inductances of the gate, drain, and source feedlines.  $R_{\rm s}$  and  $R_{\rm d}$  represent the extrinsic resistances of the source and drain.  $R_{\rm g}$  is the distributed gate resistance.  $C_{\rm gsa}$  and  $C_{\rm gda}$  represent intrinsic gain-source and gain-drain capacitances respectively.  $R_{\rm ch}$  is the channel resistance when the channel between drain and source is open at zero drain bias and gate voltage above threshold voltage.



Fig. 1 The small-signal equivalent circuit model under operating bias point  $(V_{gs} > V_{th}, V_{ds} = 0 \text{ V})$ 图 1 偏置点 (Vgs > Vth, Vds = 0 V)下的小信号等效电路模型

The intrinsic part of the equivalent circuit model, which exhibits a PI topology, so it is convenient to describe it by a *Y* matrix as

$$\begin{bmatrix} Y^{a} \end{bmatrix} = \begin{bmatrix} Y_{11}^{a} & Y_{12}^{a} \\ Y_{21}^{a} & Y_{22}^{a} \end{bmatrix} = \begin{bmatrix} j\omega C_{gsa} + j\omega C_{gda} & -j\omega C_{gda} \\ -j\omega C_{gda} & j\omega C_{gda} + \frac{1}{R_{ch}} \end{bmatrix}, (1)$$
  
Convert  $Y^{a}$ -parameters to  $Z^{a}$  -parameters:  
 $Z_{11}^{a} = \frac{Y_{22}^{a}}{Y_{11}^{a}Y_{22}^{a} - Y_{12}^{a}Y_{21}^{a}} = \frac{1 + j\omega C_{gda} R_{ch}}{j\omega (C_{gsa} + C_{gda}) - \omega^{2} C_{gsa} C_{gda} R_{ch}},$   
(2)

$$Z_{12}^{a} = \frac{-Y_{12}^{a}}{Y_{11}^{a}Y_{22}^{a} - Y_{12}^{a}Y_{21}^{a}} = \frac{j\omega C_{gda}R_{ch}}{j\omega (C_{gsa} + C_{gda}) - \omega^{2}C_{gsa}C_{gda}R_{ch}},$$
(3)

$$Z_{21}^{a} = \frac{-Y_{21}^{a}}{Y_{11}^{a}Y_{22}^{a} - Y_{12}^{a}Y_{21}^{a}} = \frac{j\omega C_{gda}R_{ch}}{j\omega (C_{gsa} + C_{gda}) - \omega^{2}C_{gsa}C_{gda}R_{ch}},$$
(4)

$$Z_{22}^{a} = \frac{Y_{11}^{a}}{Y_{11}^{a}Y_{22}^{a} - Y_{12}^{a}Y_{21}^{a}} = \frac{j\omega R_{ch}(C_{gda} + C_{gsa})}{j\omega (C_{gsa} + C_{gda}) - \omega^{2}C_{gsa}C_{gda}R_{ch}}.$$
(5)

The *Z*-parameters of intrinsic part with extrinsic resistances can be expressed as following:

$$Z_{11}^{\rm R} = R_{\rm g} + R_{\rm s} + Z_{11}^{a} , \qquad (6)$$

$$Z_{12}^{\rm R} = R_{\rm s} + Z_{12}^{a} , \qquad (7)$$

$$Z_{21}^{\rm R} = R_{\rm s} + Z_{21}^{a} , \qquad (8)$$

$$Z_{22}^{\rm R} = R_{\rm d} + R_{\rm s} + Z_{11}^{a} \,. \tag{9}$$

Therefore, we have

$$\operatorname{Re}(Z_{11}^{R} - Z_{12}^{R}) = R_{g} - \frac{\omega^{2}C_{gsa}C_{gda}R_{ch}}{\omega^{4}C_{gsa}^{2}C_{gda}^{2}R_{ch}^{2} + \omega^{2}(C_{gsa} + C_{gda})^{2}},$$
(10)

$$\operatorname{Re}(Z_{12}^{R}) = R_{s} + \frac{\omega^{2}C_{gda}R_{ch}(C_{gsa} + C_{gda})}{\omega^{4}C_{gsa}^{2}C_{gda}^{2}R_{ch}^{2} + \omega^{2}(C_{gsa} + C_{gda})^{2}},(11)$$
$$\operatorname{Re}(Z_{22}^{R} - Z_{12}^{R}) = R_{d} + \frac{\omega^{2}C_{gsa}R_{ch}(C_{gsa} + C_{gda})}{\omega^{4}C_{gsa}^{2}C_{gda}^{2}R_{ch}^{2} + \omega^{2}(C_{gsa} + C_{gda})^{2}}.$$
(12)

By neglecting the high order term  $\omega^4 C_{\text{gsa}}^2 C_{\text{gda}}^2 R_{\text{ch}}^2$ , the extrinsic resistances can be obtained by analytical expressions from real part of  $Z^{\text{R}}$ -parameters:

$$R_{\rm g} = {\rm Re} \left( Z_{11}^{\rm R} - Z_{12}^{\rm R} \right) - \alpha R_{\rm ch} , \qquad (13)$$

$$R_{\rm d} = {\rm Re} \left( Z_{22}^{\rm R} - Z_{12}^{\rm R} \right) - (1 - \beta) R_{\rm ch} , \qquad (14)$$

 $R_{\rm s} = \operatorname{Re}(Z_{12}^{\rm R}) - \beta R_{\rm ch}, \qquad (15)$ 

where

$$\alpha = -\frac{C_{\rm gs}C_{\rm gd}}{(C_{\rm gs} + C_{\rm gd})^2},$$
 (16)

$$\beta = -\frac{C_{\rm gd}}{C_{\rm gs} + C_{\rm gd}}, \qquad (17)$$

 $C_{\rm \scriptscriptstyle gsa}$  and  $C_{\rm \scriptscriptstyle gda}$  can be determined at low frequencies :

$$C_{\rm gsa} = \frac{{\rm Im}(Y_{11}^a + Y_{12}^a)}{\omega} \bigg|_{\omega \to 0}, \qquad (18)$$

$$C_{\rm gda} = -\frac{\rm{Im}(Y_{12}^a)}{\omega}\bigg|_{\omega \to 0}.$$
 (19)

#### **1.2** Extrinsic parameters extraction

The pad capacitances can be determined by measuring an open test structure:

$$C_{\rm pg} = \frac{1}{\omega} \operatorname{Im}(Y_{11} + Y_{12}), \qquad (20)$$

$$C_{\rm pd} = \frac{1}{\omega} \,{\rm Im}(Y_{22} + Y_{12})\,, \qquad (21)$$

$$C_{\rm pgd} = -\frac{1}{\omega} \operatorname{Im}(Y_{12}) = -\frac{1}{\omega} \operatorname{Im}(Y_{21}).$$
 (22)

The extrinsic inductances  $L_g$ ,  $L_d$ , and  $L_s$  can be determined from the imaginary part of Z-parameters (trans-

formed from measured S-parameters) of the short test structure directly:

$$L_{\rm g} = \frac{1}{\omega} \operatorname{Im}(Z_{11} - Z_{12}), \qquad (23)$$

$$L_{\rm d} = \frac{1}{\omega} \,{\rm Im}(Z_{22} - Z_{21})\,, \qquad (24)$$

$$L_{\rm s} = \frac{1}{\omega} \operatorname{Im}(Z_{12}) = \frac{1}{\omega} \operatorname{Im}(Z_{21}).$$
 (25)

The extraction of extrinsic resistances can be based on the semi-analytical method which is a combination of optimization method and analytical direct extraction method. Fig. 2 shows the flow of the algorithm. The extraction procedure is as follows.

 $1\,)$  De-embedding the pad capacitances and feedline inductances.

2) Set the initial value of the channel resistance  $R_{\rm ch}$  .

3) Calculate the extrinsic resistances  $R_{\rm g}$ ,  $R_{\rm d}$ , and  $R_{\rm s}$  using (13)-(15) which can be expressed as functions of  $R_{\rm ch}$  as well as frequency.

4) Set error criteria as follows:

$$\varepsilon(R_{\rm ch}) = \sum_{p=1}^{2} \sum_{q=1}^{2} \sum_{i=1}^{N} W_{\rm pq} \Big| S_{\rm pq}^{\rm c}(\omega_i, R_{\rm ch}) - S_{\rm pq}^{\rm m}(\omega_i) \Big|^2.$$
(26)

5) If error criteria are small enough, the iterative process will be end.

In equ. (26),  $S_{pq}^{c}(\omega_{i}, R_{ch})$  represents the calculated S-parameters, and  $S_{pq}^{m}(\omega_{i})$  represents the measured S-parameters.  $\varepsilon(R_{ch})$  represents the discrepancy between simulated and measured S-parameters.  $W_{pq}$  are the weighting factors.

## 2 Intrinsic parameters extraction

The small-signal circuit model of intrinsic part of InP HEMT devices is illustrated in Fig. 3 after de-embedding the extrinsic parameters, and the intrinsic *Y*-parameters are described as <sup>[3]</sup>:

$$Y_{11}^{\text{int}} = \frac{R_i C_{\text{gs}}^2 \omega^2}{D} + j\omega (\frac{C_{\text{gs}}}{D} + C_{\text{gd}}), \qquad (27)$$

$$Y_{12}^{\rm int} = -j\omega C_{\rm gd} , \qquad (28)$$

$$Y_{21}^{\rm int} = \frac{g_{\rm m} \exp\left(-j\omega\tau\right)}{1 + j\omega R_{\rm i} C_{\rm gs}} - j\omega C_{\rm gd} , \qquad (29)$$



Fig. 2 Flowchart of the algorithm 图 2 算法流程图

$$Y_{22}^{\text{int}} = g_{\text{ds}} + j\omega(C_{\text{gd}} + C_{\text{gs}}),$$
 (30)

with  $D = 1 + R_i^2 C_{gs}^2 \omega^2$ 

From the analytical expressions (27)-(30), the intrinsic element values can be obtained directly.

## 3 Results and discussion

In this paper, 70 nm InP HEMT devices have been used with  $2 \times 30 \,\mu\text{m}$  gate width (number of gate fingers×unit gate width). The S-paremeters on-wafer measurement up to 110 GHz using N5247 network analyzer with DC bias by an Agilent B1500A.

Fig. 4 shows the plot of extracted extrinsic resistances versus frequency using the presented semi-analytical method and cutoff method<sup>[9]</sup>. As can be seen from Fig. 4, the extracted  $R_d$  and  $R_s$  using semi-analytical method are nearly constant versus frequency, while extracted  $R_d$  and  $R_s$  using cutoff method fluctuate widely versus frequency. These results verify that the proposed extraction method is better than cutoff method <sup>[10]</sup>.

Table 1 gives the values of extrinsic resistances extracted using semi-analytical method. The values of extrinsic capacitances and inductances are given in Table



Fig. 3 The small-signal circuit model of intrinsic part 图 3 本征部分的小信号等效电路模型



 
 Fig. 4
 Extracted extrinsic resistances using the proposed semianalytical method and cutoff method

 图 4
 半分析方法和截止方法提取的寄生电阻数值对比

2. The extracted intrinsic parameters in Section III are shown in Table 3.

Table 1 The values of extrinsic resistances 表1 寄生电阻数值

| Element            | Value |
|--------------------|-------|
| $R_{ m g}/\Omega$  | 2.66  |
| $R_{ m d}/\Omega$  | 4.18  |
| $R_{\rm s}/\Omega$ | 3.80  |

 Table 2
 The values of extrinsic capacitance and inductance

|--|

| Capacitance           | Value | Inductance           | Value |
|-----------------------|-------|----------------------|-------|
| $C_{\rm pg}/{\rm fF}$ | 13.26 | $L_{\rm g}/{\rm pH}$ | 22.7  |
| $C_{\rm pd}/{\rm fF}$ | 13.19 | $L_{\rm d}/{\rm pH}$ | 28.5  |
| $C_{ m pgd}/{ m fF}$  | 0.416 | $L_{\rm s}/{\rm pH}$ | 3.25  |

Table 3 The values of intrinsic parameters 表 3 本征元件数值

| Element               | Value | Element            | Value |
|-----------------------|-------|--------------------|-------|
| $C_{\rm gs}/{\rm fF}$ | 46.97 | g <sub>m</sub> /mS | 82.2  |
| $C_{\rm gd}/{ m fF}$  | 9.69  | g <sub>ds</sub> mS | 5.20  |
| $C_{\rm ds}/{\rm fF}$ | 15.78 | $R_{\rm i}/\Omega$ | 3.46  |

The intrinsic elements listed in Table 2 are substituted into the equivalent circuit model for simulation. Fig. 5 shows the comparison between simulated and measured *S*-parameters under multi bias. Good agreement between simulated and measured *S*-parameters are observed in the frequency range of 1 GHz to 110 GHz, which verifies the validity of this developed method to determine the extrinsic resistances.

Table 4 outlines a selection of the accuracy of S-parameters for four different bias points. As can been seen from this table,  $S_{11}$  and  $S_{21}$  maintain an accuracy of around 5%,  $S_{12}$  has an accuracy of less than 5%, and  $S_{22}$  has an accuracy of between 2%~5%.

### 4 Conclusion

An approach for determination of extrinsic resistances for 70 nm InP HEMT devices is proposed in this paper. Extrinsic resistances are described as functions of the intrinsic channel resistance, and optimum values can be obtained using semi-analytical method under operating bias point ( $V_{gs} > V_{th}$ ,  $V_{ds} = 0$ V). Verification of this extraction method is presented by the good agreement between the simulated and measured *S*-parameters under multi bias over the frequency range up to 110 GHz.

#### References

- [1] Debie P, Martens L. Fast and accurate extraction of parasitic resistances for nonlinear GaAs-MESFET device models [J]. *IEEE Transactions on Electron Devices*, 1995, **42**(12): 2239–2242.
- [2] Niekerk C V, Meyer P. Performance and limitations of decomposi-



Bias:  $V_{gs} = 0.1 \text{ V}$ ,  $V_{ds} = 2 \text{ V}$ 

Fig. 5 Comparison between simulated (lines) and measured (squares) S-parameters over the frequency range going: from 1 GHz to 110 GHz under multi bias

 Table 4 Accuracy of S-parameters

| <u>表 4 S                                  </u> |                 |          |          |                 |
|------------------------------------------------|-----------------|----------|----------|-----------------|
| <b>Bias Condition</b>                          | S <sub>11</sub> | $S_{12}$ | $S_{21}$ | S <sub>22</sub> |
| $V_{\rm ds} = 1$ V, $V_{\rm gs} = 0$ V         | 5.45%           | 1.55%    | 4.37%    | 2.59%           |
| $V_{\rm ds} = 1$ V, $V_{\rm gs} = 0.1$ V       | 5.46%           | 1.46%    | 4.26%    | 2.45%           |
| $V_{\rm ds} = 2$ V, $V_{\rm gs} = 0$ V         | 4.99%           | 1.85%    | 4.80%    | 2.74%           |
| $V_{1} = 2V, V_{2} = 0.1V$                     | 5.82%           | 1.97%    | 4.97%    | 4.04%           |

tionbased parameter-extraction procedures for FET small-signal models [J]. *IEEE Transactions on Microwave Theory and Techniques*, 1998, **46**(11):1620–1627.

- [3] Dambrine G, Cappy A, Heliodore F, et al. A new method for determining the FET small-signal equivalent circuit [J]. IEEE Transactions on Microwave Theory and Techniques, 1988.
- [4] Anholt R, Swirhun S. Equivalent-circuit parameter extraction for cold GaAs MESFET's [J]. IEEE Transactions on Microwave Theory

and Techniques, 1991, 39(7):1243-1247.

- [5] Yanagawa S, Ishihara H, Ohtomo M. Analytical method for determining equivalent circuit parameters of GaAs FETs [J]. IEEE Transactions on Microwave Theory & Techniques, 1996, 44(10):1637-1641.
- [6] Jeon M Y, Kim B G, Jeon Y J. A Technique for Extracting Small-Signal Equivalent-Circuit Elements of HEMTs [J]. *IEICE Transactions on Electronics*, 1999, **82**(11):1968–1976.
- [7] Tayrani R G, Daniel J E, Pengelly T, et al. A new and reliable direct parasitic extraction method for MESFETs and HEMTs[C]. European Microwave Conference. IEEE, 1993.
- [8] Kim C H, Yoon K S. A new extraction method to determine bias-dependent source series resistance in GaAs FET's [J]. *IEEE Transactions on Microwave Theory & Techniques*, 1998, 46(9):1242-1250.
- [9] Gao J, Law C L, Wang H, et al. An improved pinchoff equivalent circuit model for determining PHEMT model parameters for millimeterwave application [J]. International Journal of Infrared & Millimeter Waves, 2002, 23(11):1611-1626.
- [10] Gao J. RF and Microwave Modeling and Measurement Techniques for Field Effect Transistors[M]. IET Digital Library, 2010.