文章编号: 1001-9014(2018) 05-0527-06

# Minimization design of guard ring size of p-well/DNW single photon avalanche diode

YANG Hong-Jiao<sup>1 2</sup> , JIN Xiang-Liang<sup>1 2\*</sup>

(1. School of Physics and Optoelectronics , Xiangtan University , Xiangtan 411105 , China;

2. Hunan Engineering Laboratory for Microelectronics , Optoelectronics and System on a Chip , Xiangtan 411105 , China)

**Abstract**: In order to further diminish the size of SPAD detector, the guard ring size of p-well/DNW (deep n-well) SPAD was designed based on a 0.18  $\mu$ m CMOS Image Sensor (CIS) technology and SPADs of varied guard ring sizes were fabricated. The measured results show that , the guard ring with its size decreased to 0.4  $\mu$ m is still effective in preventing premature edge breakdown (PEB), and the guard ring size does not have a significant impact on the dark count rate (DCR) and the photon detection probability (PDP) of p-well/DNW SPADs. The SPADs achieve a low DCR and a broad spectral response, and the DCR is 638 Hz at 25°C with a PDP peak of 16% at 530 nm for 20  $\mu$ m diameter active area structure.

Key words: single photon avalanche diode (SPAD), guard ring, premature edge breakdown (PEB), dark count rate (DCR), photon detection probability (PDP) PACS: 85.60. Bt, 85.60. Dw, 85.30. -z.

# p-well/DNW 单光子雪崩二极管保护环的最小化设计

**杨红姣<sup>1,2</sup>, 金湘亮<sup>1,2\*</sup>** (1. 湘潭大学 物理与光电工程学院,湖南 湘潭 411105; 2. 湖南省微光电与系统集成实验室,湖南 湘潭 411105)

摘要:为了进一步缩小 SPAD 探测器的尺寸 基于 0.18 μm CMOS 图像传感器(CIS)工艺对 p-well/DNW(deep n-well) SPAD 的保护环尺寸进行设计,并制造了不同保护环尺寸的 SPAD 器件.测试结果表明,保护环尺寸减小到 0.4 μm 仍然能有效防止器件发生过早边缘击穿(PEB),且保护环尺寸对 p-well/DNW SPAD 器件的暗计数率(DCR)和光子探测概率(PDP)影响较小.直径为 20 μm 的 SPAD 器件,温度为 25℃时暗计数率为 638 Hz,且波长为 530 nm 时峰值光子探测概率为 16%,具有低的暗计数率特性和宽的光谱响应特性. 关键 词:单光子雪崩二极管(SPAD);保护环;边缘击穿(PEB);暗计数率(DCR);光子探测概率(PDP)

中图分类号: TN313 文献标识码: A

# Introduction

Single photon avalanche diodes (SPADs) are reversely biased PN junctions , whose bias voltage is larger than their breakdown voltage. Because of the large bias voltage , the electric field of the depletion region is high enough for making a single carrier trigger a self-maintained avalanche through impact ionization , thus generating a high current pulse. If the carrier is generated by photon absorption , the current pulse detected by the associated electronic circuitry will signify the detection of the photon. Due to their single-photon sensitivity and high timing resolution , SPADs are widely used for low flux and high speed photon detection such as positron emission tomography (PET) , fluorescent lifetime imaging (FLIM) , fluorescence correlation spectroscopy (FCS) , as well as 3D optical ranging<sup>[11]</sup>.

SPADs implemented in standard CMOS technology can be integrated together with on-chip readout and sig-

收稿日期:2017-09-26,修回日期:2018-04-15

Received date: 2017-09-26 , revised date: 2018 -04 -15

Foundation items: Supported by State Key Program of National Natural Science of China (61233010), National Natural Science Foundation of China (61774129, 61704145) and Hunan Provincial Natural Science Fund for Distinguished Young Scholars (2015JJ1014)

Biography: YANG Hong-Jiao (1980-), female, Wugang, Hunan, Lecturer, Ph. D. Research area involves theory, modeling and optimal design of single photon detector. E-mail: yanghongjiao2004@xtu.edu.cn

<sup>\*</sup> Corresponding author: E-mail: jinxl@ xtu. edu. cn

nal processing circuits , resulting in a monolithic large array with thousands of pixels. This opens the way to realize a fully integrated , low-cost and high-performance system for high-sensitivity imaging<sup>[2]</sup>. Therefore , CMOS SPADs are arousing great interest in many single photon detection applications , in which accurate measurement of photon arrival times is required<sup>[2-3]</sup>. In particular , SPAD arrays with integrated readout circuits aimed at 3D imaging application were reported<sup>[4-5]</sup>.

The earliest design of CMOS SPADs appeared in 2003<sup>[6]</sup>, and then many groups worldwide developed various SPAD structures at different CMOS technology nodes for coping with premature edge breakdown (PEB), electric field uniformity, tunneling effects, wide depleted region thickness and so on<sup>[7-11]</sup>. Imaging application requires high-density SPAD arrays integrated with in-pixel electronics, hence pixel pitch does play an important role in the design of CMOS SPAD arrays.

In order to decrease the pixel pitch , there are two ways to be used. One is to reduce the area occupied by the integrated electronics using simple quenching and readout circuits instead of complex ones<sup>[12]</sup>, the other is to decrease the size of the SPAD by improving its structure. As CMOS technology scales down , the area occupied by the integrated electronics is promptly reduced , resulting in the reduction of CMOS SPAD arrays<sup>[13]</sup>. Nevertheless , the size of the SPAD itself impedes the further scaling down of CMOS SPAD arrays. Therefore , the integration of small size pixels and low dark count rate ( DCR) , high photon detection efficiency ( PDE) SPADs arouses widespread concern<sup>[10]</sup>.

The smallest SPAD device with a 2-µm active diameter was reported using shallow trench isolation (STI) guard ring , but the DCR was extremely high ( about 100 kHz)<sup>[14]</sup>. The p + /n-well SPAD with a traditional pwell guard ring cannot be scaled down much below 5 µm because of the expansion of the depletion regions around the p-well implants<sup>[8]</sup>. Especially in deep sub-micrometer CMOS technology, the depletion region of SPAD designed using p + /n-well junction becomes narrow due to high n-well doping concentration, resulting in a high dark noise by tunneling with reduced PDE<sup>[14-15]</sup>. Richardson et al. presented a novel design in 2009<sup>[16]</sup> and later extensively discussed it in 2010<sup>[17]</sup>. This new design , which was implemented in a 130-nm CMOS technology, is formed by lightly doped p-well and deep nwell (DNW) layers, with a virtual guard ring formed by a retrograde profile. Because of the lower doping concentrations, the depletion region of this device is wider than that of the traditional p + /n-well SPAD, so as to reduce the tunneling noise and broad the spectral response toward the longer wavelength region with high PDE<sup>[16]</sup>. In particular, this SPAD device can be scaled down to a 2µm active diameter with a low DCR of about 9 Hz, which is a strong candidate for single photon detection applications requiring high spatial and temporal resolution<sup>[17]</sup>.

In order to further scale down the SPAD device reported in Ref. [17], SPADs with different guard ring sizes are achieved in a 0. 18  $\mu$ m CMOS image sensor (CIS) technology. The rest part of this thesis is organized as follows: the device structure and simulation re-

sults are presented in Sect. 1 , the experimental results and discussion are shown in Sect. 2 , and the conclusion is given in Sect. 3.

#### 1 SPAD structure and simulation results

The circular device cross section of p-well/DNW SPAD is shown in Fig. 1. The structure of this device was detailed in Refs. [16-17]. The active area is formed by a lightly doped p-well in conjunction with a retrograde DNW, which makes doping concentration increase from a low level at the surface to a high level deeper into the wafer. The DNW is connected to the n + cathode through n-well. The p-well and n-well are designed with a gap in between by blocking peripheral pwell formation, and the gap length is marked with D. Therefore , the p-well is surrounded by the DNW , which causes the region around the periphery of p-well to be effective n-, thus forming a virtual 3D guard ring to avoid PEB. In addition, in order to minimize the DCR of this device, STI is avoided near the multiplication region to prevent the electron generation from interface traps.



Fig. 1 Schematic cross section of the p-well/DNW SPAD 图 1 p-well/DNW SPAD 结构图

As is shown in Fig. 1, the decrease of the gap length D will reduce the size of the detector, accordingly scaling down the SPAD array and improving the fill factor of imaging system<sup>[17]</sup>. But excessive shrinking of the gap can lead to PEB, and the retrograde DNW cannot work as a guard ring, because the n- density around p-well edge becomes large enough due to the lateral diffusion of n-well. Therefore, this structure has to be optimized to obtain the minimum guard ring size. For this purpose, SPADs with different gap lengths are being studied.

To evaluate the smallest value of the gap length D, 2D process and device simulations were performed using Silvaco TCAD. Device structures were defined by Athena, and device simulations were done using Silvaco's Atlas device simulator based on the structure implemented above. When the device was being simulated, the output current was measured at the cathode, while the anode and the substrate were connected to the ground.

Several devices with different diameters and varied gap lengths were simulated. The simulation results show that the devices with different diameters and the same gap lengths have the same reverse *I*-*V* characteristics because of the same impurity concentration distribution in the devices. Therefore, only the simulated reverse *I*-*V* characteristics of SPADs with varied gap lengths are shown in Fig. 2. It indicates that the breakdown voltage of devices with gap lengths  $D \leq 0.2 \ \mu m$  is smaller than

that of devices with gap lengths larger than 0.2  $\mu$ m (whose breakdown voltage is about 16 V). This implies that PEB occurs when the gap length *D* decreases to 0.2  $\mu$ m.

5 期



Fig. 2 Simulated reverse *I-V* characteristics of SPADs with different gap lengths

图 2 不同间隙长度 SPAD 的反向 I-V 特性仿真结果

The electric field distributions at breakdown of SPADs with diameters of 20  $\mu$ m , 10  $\mu$ m , and 2  $\mu$ m for  $D = 0.4 \mu$ m and  $D = 0.2 \mu$ m are plotted in Figs. 3( a-f) , respectively. Figures 3 ( a-c) display that the high field region ( orange) is localized uniformly at the center region where p-well overlaps DNW , and there is a natural reduction from medium ( green) to low ( blue) at the edge of the active region. This indicates that the guard ring is efficient for preventing the SPAD from PEB when  $D = 0.4 \mu$ m. Figures 3 ( d-f) show that the high field region ( orange) is localized at the side junction of the device , indicating the ineffectiveness of the guard ring when  $D = 0.2 \mu$ m.

In order to better characterize the SPADs and deter-

mine the exact breakdown location , the current density in the SPADs were simulated under 16–V reverse bias voltage. This bias is just to let SPAD break down , so the breakdown spot can be determined from the breakdown current flow. Figures 4 (a-c) show the current density simulation results when the gap length D is 0.4  $\mu$ m. It can be observed that the current flows through the center of the junction , which clearly manifests that the spontaneous avalanche breakdown occurs at the center of the active area , where the electric field strength is highest. From Figures 4 (d-f) , one can see that when  $D = 0.2 \mu$ m, the breakdown happens at the side junction of the SPAD.

The above experimental results show that , because the distribution of impurity concentration of the guard ring is the same , the minimum guard ring size of SPAD devices with different diameters is also the same , and its value is  $0.4~\mu m.$ 

## 2 Experimental results and discussion

In order to find the minimum gap length in a 0.18  $\mu$ m CIS technology, four SPADs with different gap lengths were designed. Figure 5 shows the micrograph of the fabricated SPADs, whose active diameters are all 20  $\mu$ m, while the gap length *D* has four different values: 1.2  $\mu$ m, 0.8  $\mu$ m, 0.4  $\mu$ m and 0.2  $\mu$ m.

The reverse *I*-V characteristics of the SPAD designs were measured using Keithley source meter (Keithley 6517), and are plotted in logarithmic scale in Fig. 6. One can see that , the breakdown voltage of the 0.2  $\mu$ m gap SPAD is smaller than that of the remaining three devices , which show an avalanche around a measured reverse bias voltage of 16 V with a dark current less than 1 nA. It implies that , the 0.2  $\mu$ m gap SPAD is not func-



Fig. 3 Simulation results of electric field for devices with diameters of 20  $\mu$ m , 10  $\mu$ m , 2  $\mu$ m , respectively (a-c) when  $D = 0.4 \mu$ m , (d-f) when  $D = 0.2 \mu$ m





Fig. 4 Simulation results of total current density for devices with diameters of 20  $\mu$ m , 10  $\mu$ m , 2  $\mu$ m , respectively (a-c) when  $D = 0.4 \mu$ m , (d-f) when  $D = 0.2 \mu$ m





530

Fig. 5 Micrograph of SPADs fabricated in a 0.18  $\mu m$  CIS technology

```
图 5 基于 0.18 µm 图像传感器工艺的 SPAD 显微照片
```

tional , but the gap with its size decreased to 0.4  $\mu m$  can still effectively work as a guard ring. That's to say , the gap length of this SPAD in the 0.18  $\mu m$  CIS technology can be scaled down to 0.4  $\mu m.$ 

The photon detection probability (PDP) , which represents the ratio of the number of detected photons over the number of incident photons , was measured over a wavelength range from 300 nm to 1 100 nm at room temperature with an excess bias voltage of 500 mV , and it is shown in Fig. 7. It is found that , the size of the guard ring has no great influence on the PDP. The typical PDP of 16% is less than that reported in Ref. [9], but it presents a broader spectral response shifted toward the longer wavelength region with a peak value wavelength around 530 nm , larger than that of  $\rm p + /n-well$  junction , which peaks at 430 nm<sup>[9]</sup>.

DCR measurement was achieved by counting the number of avalanche pulses when the SPAD was biased above its breakdown voltage in complete darkness. A passive quenching was chosen to measure the DCR of



Fig. 6 Measured reverse *I-V* characteristics of SPADs with varied gap lengths

图 6 不同间隙长度 SPAD 的反向 I-V 特性曲线测试结果



Fig. 7Measured PDP of SPADs with varied gap lengths图 7不同间隙长度 SPAD 的光子探测概率测试结果

SPADs in this paper. The schematic of the test circuit is shown in Fig. 8. The cathode of SPAD is connected to a

voltage source  $V_{\rm A}$  through a high-value quenching resistance  $R_{\rm Q}$ , thus the excess bias voltage  $V_{\rm ex}$  =  $V_{\rm A}$  –  $V_{\rm BD}$ , where  $V_{\rm BD}$  is the breakdown voltage. The high-value quenching resistance  $R_{\rm Q}$  is usually tens of k $\Omega$  (20 k $\Omega$  in this paper), the little sensing resistance  $R_{\rm S}$  connected with the anode is set to be 50  $\Omega$ , and the substrate of SPAD is connected to the ground. The signal sensed by  $R_{\rm S}$  is amplified by the amplifier first , and then compared with a reference voltage , and finally connected to a high performance oscilloscope (OSC) to count DCR.

5 期



Fig. 8 Schematic of the measurement circuit of SPAD devices

图 8 SPAD 器件的测试电路图

Figure 9 shows the measured DCR as a function of the excess bias voltage  $V_{\rm ex}$  (ranging from 0.5 V to 5 V with a 0.5 V step) at room temperature. We can see that , the DCR seems to increase linearly with the increase of  $V_{\rm ex}$  because of the increasing avalanche breakdown probability and tunneling carrier generation. On the other hand , the DCR does not show a significant difference with different gap lengths at the same excess bias voltage , because the dark carriers generated in the side junction cannot trigger avalanche due to the low electric field caused by the guard ring. When  $V_{\rm ex}$  increases from 0.5 V to 5 V , the typical DCR varies from 0.52 kHz to 3.02 kHz , showing a lower DCR/area value than that reported in Ref. [17].



Fig. 9DCR of SPADs at different excess bias voltages图 9不同过偏置电压时 SPAD 的 DCR 特性

The DCR of SPAD at different temperatures when  $V_{\rm ex}$  remains at 1.0 V is shown in Fig. 10. The typical DCR increases from 0.14 kHz to 3.01 kHz with the tem-

perature varying from  $0^{\circ}$  to  $60^{\circ}$ , and it is lower than that reported in Ref. [9]. This is mainly due to Shock– ley Read Hall (SRH) thermal generation. At the same time, the band-to-band tunneling effect also contributes to this phenomenon<sup>[10,17]</sup>. Therefore, it is quite indis– pensable to make SPAD present acceptable levels of DCR in practical applications<sup>[10]</sup>.



Fig. 10 DCR of SPADs at different temperatures 图 10 不同温度时 SPAD 的 DCR 特性

#### 3 Conclusion

In this paper , the p-well/DNW single photon avalanche diode (SPAD) implemented in a 0.18  $\mu m$  CMOS Image Sensor (CIS) technology has been designed , fabricated and tested. Four SPADs with different gap lengths were designed to demonstrate the successful scaling down of the guard ring. The guard ring can be decreased to 0.4  $\mu m$  to make SPAD operate in Geiger mode to implement photon detection , and there is no significant impact on the dark count rate (DCR) and the photon detection probability (PDP) of p-well/DNW SPADs. Moreover , the SPADs for 20  $\mu m$  diameter active area achieve a low DCR and a broad spectral response. Therefore , the p-well/DNW SPAD can be used for high spatial resolution array in 3D imaging applications.

## Acknowledgements

This work is supported by State Key Program of National Natural Science of China (61233010), National Natural Science Foundation of China (61774129, 61704145) and Hunan Provincial Natural Science Fund for Distinguished Young Scholars (2015JJ1014).

#### References

- [1] Bronzi D , Villa F , Tisa S , et al. SPAD figures of merit for photoncounting , photon-timing , and imaging applications: a review [J]. IEEE Sensors Journal , 2016 , 16(1): 3-12.
- [2] Stoppa D, Pancheri L, Scandiuzzo M, et al. A single-photon-avalanche-diode 3D imager [C]. In Proceedings of the 31st European Solid-State Circuits Conference, 2005. ESSCIRC 2005, 2005: 487– 490.
- [3] Betta G F D , Pancheri L , Stoppa D. High-sensitivity photodetectors in CMOS technology for 3-D imaging [C]. In LEOS 2008-21st Annual Meeting of the IEEE Lasers and Electro-Optics Society , 2008: 354– 355.
- [4]Bronzi D , Villa F , Tisa S , et al. 100 000 frames/s 64 × 32 singlephoton detector array for 2-D imaging and 3-D ranging [J]. IEEE

Journal of Selected Topics in Quantum Electronics ,2014 ,20(6): 354–363.

- [5] Perenzoni M , Perenzoni D , Stoppa D. A 64 × 64-pixels digital silicon photomultiplier direct TOF sensor with 100 M photons/s/pixel background rejection and imaging/altimeter mode with 0. 14% precision up to 6 km for spacecraft navigation and landing [J]. *IEEE Journal of Solid-State Circuits* , 2017 , 52(1): 151-160.
- [6] Rochas A. Single photon avalanche diodes in CMOS technology [D]. Lausanne, EPFL, 2003.
- [7] Niclass C , Gersbach M , Henderson R , et al. A single photon avalanche diode implemented in 130-nm CMOS technology [J]. IEEE Journal of Selected Topics in Quantum Electronics ,2007 ,13(4): 863– 869.
- [8] Faramarzpour N, Deen M J, Shirani S, et al. Fully integrated single photon avalanche diode detector in standard CMOS 0.18-µm technology [J]. IEEE Transactions on Electron Devices, 2008, 55(3): 760– 767.
- [9] Malass I , Uhring W , Normand J P L , et al. A single photon avalanche detector in a 180 nm standard CMOS technology [C]. In 2015 IEEE 13th International New Circuits and Systems Conference (NEWCAS) , 2015: 1-4.
- [10] YANG Jia, JIN Xiang-Liang, YANG Hong-Jiao, et al. Design and analysis of a novel low dark count rate SPAD [J]. J. Infrared Millim. Waves,(杨佳,金湘亮,杨红姣,等.一种新型低暗计数率单光子 雪崩二极管的设计与分析. 红外与毫米波学报) 2016,35(4):

#### ( 上接第 526 页)

- [2] Burschka J, Kessler F, Nazeeruddin M, et al. Co (III) complexes as p-dopants in solid-state dye-sensitized solar cells, Chem. Mater., 2013, 25: 2986-2990.
- [3] Ponseca C, Savenije T, Abdellah M, et al. Organometal halide perovskite solar cell materials rationalized: ultrafast charge generation, high and microsecond-long balanced mobilities, and slow recombination, J. Am. Chem. Soc. , 2014, 136: 5189-5192.
- [4] Wehrenfenning C, Liu M, Snaith H, et al. Charge-carrier dynamics in vapour-deposited films of the organolead halide perovskite CH<sub>3</sub>NH<sub>3</sub>PbI<sub>3+</sub>Cl<sub>x</sub>, Energy. Environ. Sci., 2014, 7: 2269-2275.
- [5] Wehrenfenning C, Eperon G, Johnston M *et al.* High charge carrier mobilities and lifetimes in organolead trihalide perovskites , *Adv. Mater.*, 2014, **26**: 1584–1589.
- [6] Stranks S, Eperon G, Grancini G, et al. Electron-hole diffusion lengths exceeding 1 micrometer in an organometal trihalide perovskite absorber, *Science*, 2013, 342: 341-344.
- [7] Yamada Y , Nakamura T , Endo M , et al. Photocarrier recombination dynamics in perovskite CH3NH3PbI3 for solar cell applications , J. Am. Chem. Soc. , 2014 , 136: 11610–11613.
- [8] Deschler F, Price M, Pathak S *et al.*? High photoluminescence efficiency and optically pumped lasing in solution-processed mixed halide perovskite semiconductors , *J. Phys. Chem. Lett.*, 2014, 5: 1421– 1426.
- [9]Xing G , Mathews N , Sun S *et al.* Long-range balanced electron-and hole-transport lengths in organic-inorganic CH3NH3PbI3 , *Science* , 2013 , 342: 344-347.
- [10] Marchioro A, Teuscher J, Friedrich D, et al. Unravelling the mechanism of photoinduced charge transfer processes in lead iodide perovskite solar cells, Nat. Photonics, 2014, 8: 250-255.
- [11] Manser J ,Kamat P , Band filling with free charge carriers in organometal halide perovskites , Nat. Photonics , 2014 ,8: 737-743.
- [12] Wu X, Trinh M, Niesner D et al. Trap states in lead iodide perovskites, J. Am. Chem. Soc. , 2015, 137: 2089-2096.

394-397.

- [11] Habib M H U, Mcfarlane N. A tunable dynamic range digital single photon avalanche diode [J]. *IEEE Electron Device Letters*, 2017, 38 (1):60-63.
- [12] Yang H , Yue X , Ping X. A high-fill-factor SPAD array cell with a shared deep N-well [C]. In 2016 China Semiconductor Technology International Conference (CSTIC) , 2016: 1-3.
- [13] Karami M A, Gersbach M, Yoon H J, et al. A new single-photon avalanche diode in 90 nm standard CMOS technology [J]. Optics Express, 2010, 18(21): 22158.
- [14]Finkelstein H, Hsu M J, Esener S C. STI-bounded single-photon avalanche diode in a deep-submicrometer CMOS technology [J]. IEEE Electron Device Letters, 2006, 27(11): 887-889.
- [15] Gersbach M, Niclass C, Charbon E, et al. A single photon detector implemented in a 130 nm CMOS imaging process [C]. In ESSDERC 2008 –38th European Solid-State Device Research Conference, 2008: 270-273.
- [16] Richardson J A, Grant L A, Henderson R K. Low dark count singlephoton avalanche diode structure compatible with standard nanometer scale CMOS technology [J]. *IEEE Photonics Technology Letters*, 2009, 21(14): 1020-1022.
- [17] Richardson J A, Grant L A, Webster E A G, et al. A 2 μm diameter, 9 Hz dark count, single photon avalanche diode in 130 nm CMOS technology [C]. In 2010 Proceeding of the European Solid State Device Research Conference, 2010: 257-260.
- [13] Yang Y , Yang M , Li Z , et al. Comparison of recombination dynamics in CH<sub>3</sub>NH<sub>3</sub>PbBr<sub>3</sub> and CH3NH3PbI3 perovskite films: influence of exciton binding energy , J. Phys. Chem. Lett. , 2015, 6: 4688-4692.
- [14] Zhang B , Lv L , He T , et al. Active terahertz device based on optically controlled organometal halide perovskite , Appl. Phys. Lett. , 2015 , 107: 093301.
- [15] Yoo H, Kang C, Yoon Y, et al. Organic conjugated material-based broadband terahertz wave modulators, Appl. Phys. Lett. , 2011, 99: 061108.
- [16] Yoo H , Lee S , Kang C , et al. Terahertz modulation on angle-dependent photoexcitation in organic-inorganic hybrid structures , Appl. Phys. Lett. , 2013 , 103: 151116.
- [17] Matsui T, Takagi R, Takano K, et al. Mechanism of optical terahertztransmission modulation in an organic/inorganic semiconductor interface and its application to active metamaterials, Opt. Lett. , 2013, 38: 4632-4635.
- [18] Zhang B , He T , Shen J *et al.* Conjugated polymer-based broadband terahertz wave modulator , *Opt. Lett.* , 2014 , 39: 6110-6113.
- [19] He T, Zhang B, Shen J et al. High-efficiency THz modulator based on phthalocyanine-compound organic films , Appl. Phys. Lett. , 2015 , 106: 053303.
- [20] Maeng I, Lim S, Chae S *et al.* Gate-controlled nonlinear conductivity of Dirac fermion in graphene field-effect transistors measured by terahertz time-domain spectroscopy , *Nano Lett.*, 2012, **12**: 551.
- [21] Fu M, Quan B, He J *et al.* Ultrafast terahertz response in photoexcited, vertically grown few-layer grapheme, *Appl. Phys. Lett.*, 2016, 108(12): 121904.
- [22]Zhou Q, Shi Y, Jin B, et al. Ultrafast carrier dynamics and terahertz conductivity of photoexcited GaAs under electric field, Appl. Phys. Lett., 2008, 93: 102103.
- [23] Yan H , An B , Fan Z et al. Ultrafast terahertz probe of photoexcited free charge carriers in organometal CH<sub>3</sub>NH<sub>3</sub>PbI<sub>3</sub> perovskite thin film , *Appl. Phys. A* , 2016 , **122**(4): 1-6.