文章编号:1001-9014(2019)02-0149-05

# STI-bounded single-photon avalanche diode with high photo current and low dark rate

JIN Xiang-Liang<sup>1,2\*</sup>, PENG Ya-Nan<sup>1</sup>, ZENG Duo-Duo<sup>1</sup>, YANG Hong-Jiao<sup>1</sup>, PU Hua-Yan<sup>3</sup>, PENG Yan<sup>3</sup>, LUO Jun<sup>3</sup>

(1. School of Physics and Electronics, Xiangtan University, Xiangtan China, 411105;

2. School of Physics and Electronics, Hunan Normal University, Changsha China, 410081;

3. School of Mechanical Engineering and Automation, Shanghai University, Shanghai China, 200444)

Abstract: A 0.18  $\mu$ m CMOS process single photon avalanche diode (SPAD) was examined in this study in an effort to inhibit premature edge breakdown (PEB) and secure large photocurrent and low dark count rate (DCR). The SPAD consists of a p-well/deep n-well photosensitive junction and a guard ring as-formed by a deep n-well updiffused region and an edge STI. The size of the STI layer related to the light current and dark rate was determined via test. The results indicate that the photocurrent and dark count of the SPAD with 10  $\mu$ m diameter has high photon detection probability (PDP), wide spectral response, dark count rate as low as 208 Hz, and 20.8% peak PDP when the wavelength is 510 nm. A 0.18  $\mu$ m CMOS process single photon avalanche diode (SPAD) was examined in this study to inhibit premature edge breakdown (PEB) and secure large photocurrent and low dark count rate (DCR). The SPAD consists of a p-well/deep n-well photosensitive junction and a guard ring as-formed by a deep n-well up-diffused region and an edge STI. The size of the STI layer related to the light current and low dark count rate (DCR). The SPAD consists of a p-well/deep n-well photosensitive junction and a guard ring as-formed by a deep n-well up-diffused region and an edge STI. The size of the STI layer related to the light current and dark rate was determined via test. The results indicate that the photocurrent and dark count of the SPAD are optimal when the overlapping length between the STI and guard ring is 1  $\mu$ m at room temperature. The SPAD with 10  $\mu$ m diameter has high photon detection probability (PDP), wide spectral response, dark count rate as low as 208 Hz, and 20.8% peak PDP

Key words: single-photon avalanche diode (SPAD), premature edge breakdown (PEB), dark count rate (DCR), complementary metal oxide semiconductor (CMOS), photon detection probability (PDP) PACS: 85.60. Bt, 85. 60. Dw, 85.30. -z

### STI 埋层的高光电流和低暗计数率单光子雪崩二极管

金湘亮<sup>1,2</sup>\*, 彭亚男<sup>1</sup>, 曾朵朵<sup>1</sup>, 杨红姣<sup>1</sup>, 蒲华燕<sup>3</sup>, 彭 艳<sup>3</sup>, 罗 均<sup>3</sup> (1.湘潭大学物理与光电工程学院,湖南 湘潭 411105; 2.湖南师范大学 物理与电子科学学院,湖南 长沙 410081; 3.上海大学 机电工程与自动化学院,上海 200444)

**摘要:**研究和分析了一种 0.18 μm CMOS 工艺单光子雪崩二极管(SPAD),其结构能抑制过早的边缘击穿(PEB),同时获得较大的光电流和低的暗计数率(DCR).该 SPAD 由 p-well/deep n-well 的感光结,deep n-well 向上扩散形成的区域和边缘 Shallow Trench Isolation(STI)共同形成的保护环组成.通过测试确定了与光电流和暗率有关的 STI 层的大小.结果证明,在 STI 层与保护环之间的重叠区域为1 μm 时,SPAD 的暗计数率和光电流最佳.此外,直径为 10 μm 的圆形 SPAD 器件的暗计数率为 208 Hz,且在波长为 510 nm 时峰值光子探测 概率为 20.8%,此时具有低的暗计数率和高的探测效率以及宽的光谱响应特性.

Received date: 2018-06-24, revised date: 2018-12-20 收稿日期: 2018-06-24, 修回日期: 2018-12-20

Foundation items: Supported by National Natural Science Foundation of China (61774129, 61704145, 61525305, 61827812), Hunan Provincial Natural Science Fund for Distinguished Young Scholars (2015JJ1014)

Biography: JIN Xiang-Liang (1974-), male, Professor. Research interests include MEMS and readout circuit design, CMOS image sensor design, ESD, and mixed-mode application-specific integrated circuits

<sup>\*</sup> Corresponding author: E-mail: jinxl@ xtu. edu. cn

关键 词:单光子雪崩二极管;边缘击穿;暗计数率;互补金属氧化物半导体;光子探测概率

中图分类号:TN313 文献标识码:A

#### Introduction

Single-photon avalanche diodes (SPADs) are reversely biased PN junctions operating in Geiger-mode which are reverse-biased at voltages above the breakdown voltage. A sufficiently strong electric field in the depletion region makes an electron-hole pair trigger a selfmaintained avalanche under large (i. e., above-breakdown) bias voltage which allows for the measurement of high current pulses<sup>[1]</sup>. SPADs are growing increasingly popular in a variety of scientific applications in chemistry, biology, and astronomy fields<sup>[2-3]</sup>. The CMOS SPAD, for example, containing a compact single chip has been utilized for quantum communication secrecy and photon counting applications such as infrared single photon detectors, fluorescence lifetime imaging microscopy, and 3D optical distance measurement<sup>[4.8]</sup>. Many researchers have explored SPADs with low DCR, low noise, small pixel size, and low breakdown voltage properties.

The PN junction SPAD with a narrow p +/n-well junction in deep sub-micrometer CMOS technology produces a high dark noise due to tunneling in the high nwell doping concentration<sup>[9-10]</sup>. Finkelstein et al. <sup>[9]</sup> fabricated the smallest SPAD structure to date, which has a 2 µm active diameter, by using a shallow trench isolation (STI) guard ring to prevent edge breakdown and increase fill factor. The DCR of this structure is extremely high (hundreds of kHz), however, due to the excess trap energy from the STI interface. The structure proposed by Richardson et al. in 2009<sup>[11]</sup> was later extensively researched<sup>[12]</sup>; it can be applied in 130-nm CMOS technology as-formed by lightly doped p-well and deep nwell layers with a virtual guard ring formed by a retrograde profile. The depletion region of the structure is wider than the p + /n-well SPAD, which minimizes tunneling noise and broadens the wavelength region due to the lower doping concentrations<sup>[11]</sup>. The SPAD structure can be reduced to a 2 µm active diameter with DCR of about 9  $Hz^{[12]}$ 

STI significantly influences the dark count of SPAD devices; to be specific, upon connection to the device, STI increases the dark count. In this study, we tested several overlapping sizes of STI and guard ring (1  $\mu$ m, 1.5  $\mu$ m, 2  $\mu$ m, and 2.5  $\mu$ m) to explore the effects of STI in contact with the active region. We placed SPADs with different STI sizes in a 0.18  $\mu$ m CMOS image sensor (CIS) technology in an effort to further scale down the DCR of the SPAD structure<sup>[12]</sup>. We were able to minimize the edge electric field and dark count when the active area was 10  $\mu$ m and the STI/guard ring overlapping length was 1  $\mu$ m, as discussed in detail below.

#### 1 SPAD structure and simulation results

The SPAD depletion layer formed by the  $p^+/n$ -well

becomes narrow and the breakdown voltage decreases with a decrease in the characteristic size and an increase in the doping concentration. These factors may produce a tunneling phenomenon rather than an avalanche breakdown. Here, we used a SPAD with a p-well/deep n-well junction in order to increase the breakdown voltage.



Fig. 1 The structure of SPAD 图 1 SPAD 结构图

As shown in Fig. 1, the SPAD consists of a p-well/ deep n-well junction and an octagonal virtual guard ring formed by STI and a retrograde deep n-well. This structure design brings the doping concentration from a low level at the surface to a higher level deeper into the wafer. The p-well layer defines the active region for photodetection as it is the location of avalanche multiplication<sup>[11-12]</sup>.

The doping concentration of the p-well and deep nwell is low, which creates a relatively wide depletion layer, weak electric field, and low probability of avalanche breakdown. The breakdown voltage of the device is relatively large. The high-efficiency SPAD with a narrow (2.5  $\mu$ m) guard ring not only withstands high electric fields to prevent the edge breakdown, but also increases the filling factor. Here, we retain the STI on the outside of the guard ring for the sake of reducing its width. The various SPAD structure sizes we tested are described in table 1.

## Table 1 The size of SPADs structure 表 1 SPADs 结构的尺寸

| Device name  | D1/µm | $D2/\mu m$ | $D3/\mu m$ | $D4/\mu m$ | D5/µm | D6/µm | D7/µm | D8∕µm |
|--------------|-------|------------|------------|------------|-------|-------|-------|-------|
| SPAD_STI_1   | 2.1   | 8          | 1.0        | 2.2        | 2.5   | 1.6   | 2.9   | 7     |
| SPAD_STI_1.5 | 2.1   | 8          | 1.5        | 2.2        | 2.5   | 1.6   | 2.9   | 7     |
| SPAD_STI_2.0 | 2.1   | 8          | 2.0        | 2.2        | 2.5   | 1.6   | 2.9   | 7     |
| SPAD_STI_2.5 | 2.1   | 8          | 2.5        | 2.2        | 2.5   | 1.6   | 2.9   | 7     |

Several SPADs with different STI lengths were simulated in Silvaco TCAD. The structure of SPAD emulated in the Silvaco Altas is shown in Fig. 1. The cathode measures the output current while the anode and substrate are connected to the ground throughout the simulation process.

Figure 2 shows the electric field distributions under SPAD breakdown without STI and with STI. More importantly, it displays the field region located at the edge of the guard ring. Figure 2(a-b) shows that the center of the electric field is yellow, which reflects a higher elec-



Fig. 2 The TCAD simulation results (  $a)\,$  SPAD without STI, and (  $b)\,$  SPAD with STI

图 2 TCAD 仿真结果(a) 无 STI 的 SPAD,(b) 有 STI 的 SPAD

tric field when the SPAD does not have an STI. Figure 3 shows the electric field around the anode in greater detail. The electric field of SPAD with STI is about 2.3 ×  $10^5$  V/cm,  $1.2 \times 10^5$  V/cm lower than the SPAD without STI, which is better resistant to edge breakdown effects as the dielectric strength of SiO<sub>2</sub> is 30 times higher than the breakdown field of silicon.



Fig. 3 Electric field around anode 图 3 阳极周围的电场分布

Figure 4 shows the 2D total current density profile at a 0.1 V excess bias voltage. There is a strong current density in the cathode region. Red circles mark regions with overlapping lengths between the STI and guard ring of 1.0  $\mu$ m, 1.5  $\mu$ m, 2.0  $\mu$ m, and 2.5  $\mu$ m corresponding to the current density of 0.6 A/cm<sup>2</sup>, 0.4 A/cm<sup>2</sup>, 0.2 A/cm<sup>2</sup>, and 0.01 A/cm<sup>2</sup>. The current density in the cathode region increases as the STI length decreases. The current density is largest when the overlapping length between the STI layer and the guard ring is 1  $\mu$ m.

#### 2 Experimental results and analysis of high photocurrent

A micrograph of the fabricated SPADs is shown in Fig. 5, in which the active regions are 10  $\mu$ m, and different STI lengths are implemented in 0.18  $\mu$ m CIS technology. The overlapping lengths between STI and the guard ring are 1.0  $\mu$ m, 1.5  $\mu$ m, 2.0  $\mu$ m, and 2.5  $\mu$ m.



Fig. 4 The total current density of the overlapping length between STI and guard ring (a) 1.0  $\mu$ m, (b) 1.5  $\mu$ m, (c) 2.0  $\mu$ m, and (d) 2.5  $\mu$ m

图 4 STI 和保护环之间重叠长度(a)1.0 μm,(b)1.5 μm, (c)2.0 μm,(d)2.5 μm 的总电流密度



Fig. 5 Micrograph of the SPADs fabricated in 0.18  $\mu m$  CIS technology

图 5 基于 0.18 µm 图像传感工艺的 SPAD 显微照片



Fig. 6 Test platform of the SPAD with its quenching circuits

图 6 SPAD 的测试平台和淬灭电路

Figure 6 shows a test platform that consists of a DC power supply, digital oscilloscope, and the designed SPAD with its quenching circuits.

Figure 7 shows the reverse *I-V* characteristics of the SPADs measured with a Keithley B1505 A. The breakdown voltage of the SPADs is approximately 14. 96 V, which exceeds the 14. 36 V reported in the literature<sup>[11]</sup> due to the 0. 13  $\mu$ m CMOS technology, in which the doping concentration is relatively large and the breakdown voltage is small. The reverse *I-V* characteristic measure-



Fig. 7 *I-V* characteristics of the SPAD at room temperature 图 7 室温下 SPAD 的 *I-V* 特性

ments indicate that the SPADs with different STI lengths have the same breakdown voltage due to their uniform structure and impurity concentration distribution in the SPADs. The current increases as STI length decreases when bias voltage is kept constant.

Our results indicate that a current of the same excess bias voltage is maximized when the overlapping length between the STI and the guard ring is 1.0  $\mu$ m. In other words, the length between the STI and p-well active region in the SPAD with 0.18  $\mu$ m CIS technology can be scaled down to 1.5  $\mu$ m.

#### 3 Experimental results and low dark rate analysis

We conducted DCR measurements by counting the number of current pulses when the SPAD bias voltage exceeded the breakdown voltage in dark conditions. Figure 8 shows a diagram of the test circuit. The SPAD cathode was connected to a voltage source  $V_A (V_A = V_{EX} + V_{BR})$ , in which  $V_{EX}$  is the excess bias voltage and  $V_{BR}$  is the breakdown voltage. The SPAD anode was connected to the ground through a high-value quenching resistance



Fig. 8 Measurement circuit of the SPAD device 图 8 SPAD 的测试电路

 $R_{\text{quenching}}$ , which is usually tens of  $k\Omega$  and here was 51  $k\Omega$ . The SPAD anode was also connected to a high resolution oscilloscope to count DCR; the SPAD substrate was connected to the ground.

The DCR of SPAD was measured at excess bias voltage  $V_{\rm E}X$  (ranging from 0.1 V to 1.1 V with a 0.1 V step) at 25 °C as shown in Fig. 9. We found that the DCR increases linearly with increase in  $V_{\rm EX}$  as avalanche breakdown probability increases and tunneling carrier is generated. The DCR also differs significantly with STI length at the same excess bias voltage. The DCR decreases as the size decreases as the active region and n-well are separated from the STI to prevent interface traps. A smaller overlapping size between the STI and guard ring makes for a lower DCR. The DCR, which varies from 0.02 kHz to 0.96 kHz, is lowest when overlapping size is 1.0 µm, at which point  $V_{\rm EX}$  increases from 0.1 V to 1.1 V.



Fig. 9 The DCR of SPAD at different excess bias voltage 图 9 不同过偏置压时 SPAD 的 DCR 特性

Figure 10 shows the DCR of the SPADs, in which  $V_{\text{EX}}$  is constantly 1.0 V and temperatures range from 0 °C to 60 °C. The DCR is markedly enhanced at higher temperatures due to an improvement in the avalanche break-down probability and band-to-band tunneling carrier generation under constant excess bias voltage<sup>[12, 14]</sup>. The lowest DCR of the four SPADs increases from 0.3 kHz to 2.01 kHz.



Fig. 10DCR vs. temperature图 10不同温度对 SPAD 的 DCR 特性

#### 4 Photon detection probability

Figure 11 shows the photon detection probability (PDP) of the SPAD, i. e., the ratio of the number of

photons detected and the number of photons emitted. We measured PDP over a wavelength ranging from 200 nm to 1 100 nm at room temperature with an excess bias voltage of 0.4 V. The overlapping length between the STI and guard ring appears to significantly affect PDP. The peak value wavelength of PDP increases as the STI length decreases. The peak PDP is 20.8% at 510 nm, which is higher than the previously reported  $20\%^{[15]}$  when the excess bias voltage is 0.4 V. We also observed a broader spectral response moving towards longer wavelengths with a peak value wavelength of about 510 nm. The peak wavelength of SPAD published previously is 430 nm<sup>[15]</sup>.



Fig. 11 Measured PDP of the SPADs with varied STI lengths

图 11 不同 STI 长度 SPAD 的光子探测概率测试结果

#### 5 Conclusion

In this study, the SPAD with an overlapping length of 1  $\mu$ m between the STI and guard ring was found to inhibit PEB and produce a larger photocurrent as well as lower DCR in comparison with other overlapping area sizes in 0. 18  $\mu$ m CIS technology. Our measurement results indicate that the DCR of SPAD is 208 Hz and that the PDP of SPAD is 20. 8% at 510 nm wavelength and room temperature. The *I-V* curves demonstrate that the breakdown voltage is about 14.96 V. To this effect, the SPAD can be effectively integrated with a readout circuit.

#### References

[1] Pal M, Foody G M. Feature selection for classification of hyperspectral data by SVM[J]. IEEE Transactions on Geoscience and Remote Sensing, 2010, 48(5): 2297-2307.

- [2] Soper S A, Flanagan J H, Legendre B L, et al. Near-infrared, laser-induced fluorescence detection for DNA sequencing applications [J]. IEEE Journal of Selected Topics in Quantum Electronics, 1996, 2(4): 1129-1139.
- [3] Nightingale N S. A new silicon avalanche photodiode photo counting detector module for astronomy [J]. Experimental Astronomy. 1990,1 (6):407-422.
- [4] Richardson J, Walker R, Grant L, et al. A 32 × 3250 ps resolution 10 bit time to digital converter array in 130 nm CMOS for time correlated imaging[J]. In Proc. IEEE Conf. Custom Integr. Circuits, New York, 2009;77 – 80.
- [5] Niclass C, Favi C, Kluter T, et al. A 128 × 128 single-photon image sensor with column-level l0-bit time todigital converter array[J]. IEEE J. Solid-State Circuits, 2008, 43(12):2977 - 2989.
- [6] Niclass C, Favi C, Kluter T, et al. Single-photon synchronous detection[J]. IEEE J. Solid-State Circuits, 2009, 44(77):1977-1989.
- [7] Carrara L, Niclass C, Scheidegger N, et al. A gamma, X-ray and high energy proton radiation-tolerant CMOS image sensor for space applications [C]. In Proc. IEEE Intl. Solid-State Circuits Conf. – Dig. Tech. Papers, Feb. 2009:40–41.
- [8] Guerrieri F, Tisa S, Tosi A, et al. Single-photon camera for high-sensitivity high-speed applications [J]. Proc. SPIE, 2010, 7536: 753605.
- [9] Finkelstein H, Hsu M J, Esener S C. STI-bounded single-photon avalanche diode in a deep-submicrometer CMOS technology [J]. *IEEE Electron Device Letters*, 2006, 27 (11):887-889.
- [10] Gersbach M, Niclass C, Charbon E, et al. A single photon detector implemented in a 130 nm CMOS imaging process [C]. Solid-State Device Research Conference, IEEE, Essderc, European. 2008: 270 – 273.
- [11] Richardson J A, Grant L A, Henderson R K. Low dark count singlephoton avalanche diode structure compatible with standard nanometer scale CMOS technology [J]. *IEEE Photonics Technology Letters*, 2009, 21(14):1020-1022.
- [12] Richardson J A, Grant L A, Webster E A G, et al. A 2μm diameter, 9Hz dark count, single photon avalanche diode in 130 nm CMOS technology [C]. Proceeding of European Solid State Device Research Conference, IEEE. 2010;257-260.
- [13] Richardson J A, Webster E A G, Grant L A, et al. Scaleable single photon avalanche diode structures in nanometer CMOS technology [J]. IEEE Transactions on Electron Devices. 2011, 58(7): 2028 – 2035.
- [14] YANG Jia, JIN Xiang-Liang, YANG Hong-Jiao, et al. Design and analysis of a novel low dark count rate SPAD [J]. Journal of Infrared and Millimeter Waves (杨佳,金湘亮,杨红姣,等.一种新型低暗 计数率单光子雪崩二极管的设计与分析. 红外与毫米波学报) 2016, 35(4): 394-397.
- [15] Malass I, Uhring W, Normand J P L, et al. A single photon avalanche detector in a 180 nm standard CMOS technology [C]. New Circuits and Systems Conference. IEEE, 2015:1-4.