# An improved 16-element small-signal model for InP-based HEMTs

ZHONG Ying-Hui<sup>1\*</sup>, LI Kai-Kai<sup>1</sup>, LI Meng-Ke<sup>1</sup>, WANG Wen-Bin<sup>1</sup>, SUN Shu-Xiang<sup>1</sup>, LI Hui-Long<sup>1</sup>, DING Peng<sup>2</sup>, JIN Zhi<sup>2</sup>

(1. School of Physics and Engineering, Zhengzhou University, Zhengzhou 450001, China;2. Institute of Microelectronics, Chinese Academy of Sciences, Beijing 100029, China)

Abstract: In this paper, an improved 16-element small-signal topology for InAlAs/InGaAs InP-based HEMTs has been proposed. The gate-source resistance ( $R_{gs}$ ) is introduced into the topological structure to characterize the gate leakage current caused by the short gate channel spacing. The output conductance ( $g_{ds}$ ) and drain delay factor ( $\tau_{ds}$ ) are proposed to characterize the impact of drain voltage on channel current and also the phase change by drain-source capacitor ( $C_{ds}$ ), which can improve the fitting accuracy of  $S_{22}$ . The parasitic elements are calculated through open and short dummy structures, and the intrinsic parameters are extracted by Y-parameters after de-embedding the external parasitic parameters. The ultimate values of parameters are determined by optimization procedure to gain the best fitting precision. The results show that the simulation values of S-parameters and frequency characteristics fit well with the measured values, and the introduction of  $R_{gs}$  and  $\tau_{ds}$  reduces the model error. The accurate and appropriate small signal model for InP-based HEMTs would be of great importance in the design of high-frequency circuits.

Key words: InP-based HEMTs, small-signal model, gate-leakage current, drain delay PACS: 84.40. Dc, 85.30. Tv

# InP 基 HEMTs 器件 16 参数小信号模型

钟英辉<sup>1\*</sup>, 李凯凯<sup>1</sup>, 李梦珂<sup>1</sup>, 王文斌<sup>1</sup>, 孙树祥<sup>1</sup>, 李慧龙<sup>1</sup>, 丁 鹏<sup>2</sup>, 金 智<sup>2</sup>
(1. 郑州大学 物理工程学院,河南 郑州 450001;
2. 中国科学院微电子研究所,北京 100029)

摘要:针对 InAlAs/InGaAs InP 基 HEMTs 提出了一种 16 参数小信号拓扑结构. 拓扑结构中引入栅源电阻  $(R_{ss})$ 表征短栅沟间距引起的栅泄漏电流效应. 另外还引入输出跨导 $(g_{ds})$ 和漏延迟 $(\tau_{ds})$ 描述漏端电压对沟道 电流的影响以及漏源电容 $(C_{ds})$ 引起的相位变化,从而提高了 S<sub>22</sub>参数拟合精度. 外围寄生参数通过 open 和 short 拓扑结构计算得出,本征部分利用去除外围寄生参数后的 Y 参数计算得出,最终模型参数值经过优化以 达到最佳拟合状态而确定. 结果表明,s 参数和频率特性的仿真值与测试数据拟合程度很好, $R_{gs}$ 和  $\tau_{ds}$ 的引入 降低了模型误差. 准确合适的 InP 基 HEMTs 小信号模型对于高频电路设计非常重要.

关键 词:InP基高电子迁移率晶体管;小信号模型;栅泄漏电流;漏端延时

中图分类号:TN432 文献标识码:A

# Introduction

InP-based high electron mobility transistors (HEMTs) have demonstrated low noise, high frequency and superior gain characteristics. Therefore, they are

significantly competitive candidates for various high speed circuits<sup>[1-2]</sup>, millimeter-wave systems<sup>[34]</sup> and even THz applications<sup>[5-7]</sup>. Accurate small-signal model under certain bias is the foundation of constructing large-signal model and noise model, which would directly impact the performances and relate to circuit's qualities. Various e-

收稿日期:2017-09-17,修回日期:2017-12-20

Received date: 2017-09-17, revised date: 2017-12-20

Foundation items: Supported by National Natural Science Foundation of China (11775191,61404115, 61434006), and Development Fund for Outstanding Young Teachers in Zhengzhou University China (1521317004)

Biography: ZHONG Ying-Hui(1987-), female, Pro. Research fields are fabrication of millimeter-wave devices, circuits, and irradiation effect of InP-based HEMTs. \* Corresponding author: E-mail; zhongyinghui@ zzu. edu. cn

quivalent topologies and methods to construct small-signal model of HEMTs have been developed according to the device structures, manufacture technology and applications<sup>[8-10]</sup>. However, the existing small-signal models of HEMTs mostly utilize the traditional single delay topology, which just describe the delay effect of gate voltage on channel current. Besides, the coupling effect between gate and channel is almost depicted by a capacitor with a series resistor.

Well-known, InAlAs/InGaAs structure without InP etching-stopping layer is a very attractive option for InPbased HEMTs to obtain high gain and frequency performances<sup>[11]</sup>. Two-step gate-recess process coupling high-selective wet-etching and non-selective digital wet-etching techniques may be intensely proposed to improve the performances and fabrication flexibility. However, the gateleakage current would become non-negligible factor with very small distance between gate and channel. The fitting accuracy of input terminal would greatly influence the gain and noise performance of the amplifiers. Meanwhile, the output impedance of InP-based HEMTs is usually situated around the edge in Smith chart. Slightly inaccurate design would result in the mismatching of output terminal. Therefore, the fitting precision of device output terminal would seriously impact the gain, output power and stability characteristics of circuits.

In this paper, an improved 16-element small-signal topology has been proposed for InAlAs/InGaAs InPbased HEMTs. The resistance of gate-leakage current  $(R_{\rm gs})$  is adopted to characterize the non-negligible gateleakage current caused by short gate-channel distance. Meanwhile, the output conductance  $(g_{\rm ds})$  with drain delay factor  $(\tau_{\rm ds})$  is introduced to improve the fitting accuracy of output terminal. Finally, the introduction of  $R_{\rm gs}$ and  $\tau_{\rm ds}$  makes the small-signal model much more suitable for InP-based HEMTs.

## 1 Device structure and fabrication

Figure 1 shows the schematic cross-section of an In-AlAs/InGaAs InP-based HEMT. The epitaxial layer structure was grown on 3-inch semi-insulating (100) InP substrates by molecular beam epitaxy (MBE). It consists of an InAlAs buffer, an InGaAs channel, an unstrained 3 nm-thick InAlAs spacer layer, a Si-doped plane, an unstrained 12 nm-thick lnAlAs Schottky barrier layer, and a composite InGaAs cap layer consisting of a highly Si-doped In<sub>0.6</sub>Ga<sub>0.4</sub>As cap layer and a Si-doped In<sub>0.53</sub>Ga<sub>0.47</sub> As transition layer. All InAlAs layers were lattice matched with the InP substrate.

InP-based HEMTs' fabrication processes were similar with the previous works<sup>[12-14]</sup>. The mesa isolation was achieved by phosphorus acid-based wet chemical etching till  $In_{0.52}$  Al<sub>0.48</sub> As buffer layer. Source and drain Ohmic contacts were spaced 2  $\mu$ m apart by lift-off process and Ti/Pt/Au metals were evaporated by electron beam evaporator without annealing. Subsequently, Ti/Au connection wires were evaporated to form the coplanar waveguide bond pads. The final and most important process was gate process, which included gate lithography, recess, and metallization. T-gate patterns were de-



Fig. 1 Schematic cross-section of the InAlAs/InGaAs InPbased HEMT

图 1 InAlAs/InGaAs InP 基 HEMT 器件截面示意图

fined by electron beam lithography (EBL) with resist layers of PMMA/Al/UVIII. Ti/Pt/Au gate metals were evaporated and followed by the gate-recess etching through combining selective etching and digital etching. Additionally, the dummy open and short devices were also fabricated on the wafer to extract the parasitic parameters related to the bond pads.

#### 2 Extraction procedures

InP-based HEMTs with gate-width of  $2 \times 50 \ \mu m$  and gate-length of 0. 15  $\mu m$  were employed to construct the small-signal model, which biased at  $V_{\rm gs} = 0.0 \ V$ ,  $V_{\rm ds} = 1.5 \ V$  to gain the maximum transconductance and frequency performances. The on-wafer S-parameters were characterized at frequencies ranging from 0. 1 to 40 GHz with steps of 0. 1 GHz at room temperature, including InP-based HEMTs, open and short dummy devices. The maximum measured frequency of 40 GHz is limited by the vector network analyzer of Agilent E8363B.

Based on the manufacturing process and operating principle of InP-based HEMTs, an improved 16-element small-signal topology is proposed as shown in Fig. 2. The parameters of topology include two parts: the parasitic elements induced by the pad metals and the intrinsic elements representing actual device characteristics.  $R_{g}$ ,  $R_{d}$  and  $R_{s}$  are access resistors including Ohmic contact.  $L_{\rm g}$ ,  $L_{\rm d}$  and  $L_{\rm s}$  are parasitic inductors in series with access resistors.  $C_{\rm pgd}$ ,  $C_{\rm pg}$  and  $C_{\rm pd}$  are parasitic capacitors of pads.  $C_{\rm gs}$  and  $R_{\rm i}$  depict the coupling effect between gate and channel on source side, while  $C_{\rm gd}$  describes the change of depletion region on drain side with bias voltage. Specially,  $C_{\rm gs}$  and  $C_{\rm gd}$  are a little different for the unequal electrostatic potential between gate and drain terminals.  $C_{\rm ds}$  reflects the geometric capacitance between drain and source electrodes.  $g_m$  is the transconductance with delay factor of  $\tau_{gs}$ . Specially,  $R_{gs}$  is introduced to characterize the gate-leakage current, and  $g_{\rm ds}$  is the output conductance with drain delay factor of  $au_{
m ds}$ . All elements are initially computed through the measured S-parameters and finally determined by optimization procedure to gain the best fitting precision.



Fig. 2 Equivalent topology of InP-based HEMTs 图 2 InP 基 HEMT 器件等效拓扑

#### 2.1 Parasitic parameters extraction

The equivalent topology of dummy open device is shown in Fig. 3, which contains the parasitic capacitors of  $C_{\rm pgd}$ ,  $C_{\rm pg}$  and  $C_{\rm pd}$ . Therefore, the parasitic capacitors can be solved by Eqs. (1-3) from the imaginary part of Y parameters, which are obtained by transferring from the measured S-parameters of open dummy device. The parasitic capacitance values by this method are shown in Table 1.

$$ImY_{11} = j\omega(C_{pgd} + C_{pg}) , \quad (1)$$

$$ImY_{22} = j\omega(C_{pd} + C_{pgd}) \qquad , \qquad (2)$$

$$ImY_{12} = ImY_{21} = -j\omega C_{pgd} \qquad . \qquad (3)$$



Fig. 3 Equivalent circuit of the open dummy structure

图 3 开路结构等效拓扑

Table 1 The parasitic capacitors by the open dummy structure 表 1 通过开路结构得到的寄生由容

| 14 1 | 地区川山山内市山市    |       |
|------|--------------|-------|
|      | Parameter    | Value |
|      | $C_{ m pg}$  | 20 fF |
|      | $C_{ m pd}$  | 21 fF |
|      | $C_{ m pgd}$ | 4 fF  |

The equivalent topology of dummy short structure is shown in Fig. 4. The parasitic resistors and inductors in series can be extracted by the Z-parameters after de-embedding the parasitic capacitors from dummy short structure, as depicted by Eqs. (4-6). The computed parasitic resistors and inductors are shown in Table 2.

$$Z_{11} = R_s + R_g + j\omega(L_s + L_g)$$
 , (4)

$$Z_{22} = R_{d} + R_{s} + j\omega(L_{d} + L_{s}) , \quad (5)$$
  
$$Z_{12} = Z_{21} = R_{a} + j\omega L_{a} . \quad (6)$$



Fig. 4 Equivalent circuit of the short dummy structure

图 4 短路结构等效拓扑

 Table 2
 The parasitic resistors and inductors by the short dummy structure

| Value   |
|---------|
| 53 pH   |
| 61 pH   |
| 5.7 pH  |
| 0.1 Ω   |
| 0.201 Ω |
| 0.091 Ω |
|         |

#### 2.2 Intrinsic elements extraction

Intrinsic parameters of InP-based HEMTs can be determined from the measured intrinsic Y parameters after de-embedding external parasitic parameters, as Eqs. (7-10). The electron mobility of InP-based HEMTs is very high so that the drain delay of  $\tau_{\rm ds}$  is approximately equal to 0. Therefore,  $\tau_{\rm ds}$  and  $g_{\rm ds}$  can be obtained by transforming  $Y_{22}$  to real and imaginary parts with trigonometric formula. The intrinsic elements of InP-based HEMTs are shown in Table 3.

$$Y_{11} = j\omega C_{gd} + \frac{j\omega C_{gs}}{1 + j\omega C_{gs}R_i} + \frac{1}{R_{gs}} , \quad (7)$$

$$Y_{12} = -j\omega C_{gd} , \quad (8)$$

$$Y_{21} = -j\omega C_{gd} + \frac{g_{m}c}{1 + j\omega C_{gs}R_{i}} , \quad (9)$$
  
$$Y_{22} = j\omega (C_{gd} + C_{gs}) + g_{ds} \exp(-j\omega\tau_{ds})$$

$$J\omega(C_{\rm gd} + C_{\rm gs}) + g_{\rm ds}\exp(-J\omega\tau_{\rm ds})$$
(10)

Table 3 The extracted intrinsic parameters of 2  $\times 50~\mu m$  InPbased HEMTs

表 3 2×50 µm InP 基 HEMT 的本征参数

| •                 |         |  |  |
|-------------------|---------|--|--|
| Parameter         | Value   |  |  |
| $	au_{ m gs}$     | 12.4 ps |  |  |
| $g_{ m m}$        | 0.09 S  |  |  |
| $C_{ m gs}$       | 68.8 fF |  |  |
| ${C}_{ m ds}$     | 24.2 fF |  |  |
| $C_{ m gd}$       | 7.8 fF  |  |  |
| $R_{ m i}$        | 6.205 Ω |  |  |
| ${m 	au}_{ m ds}$ | 50 fs   |  |  |
| $g_{ m ds}$       | 0.05 mS |  |  |

# 3 Results and discussion

Well-known, InP-based HEMTs are widely used in high gain amplifiers, especially Cascode topology. Based on practical experience of circuit design, the output impedance of Cascode pair is usually situated around the edge in Smith chart. As a result, slightly inaccurate process would result in the mismatching of output terminal, and finally seriously impact the S-parameters of amplifier and even lead to circuit oscillation. Therefore, the improvement of output terminal fitting precision determines the characteristics of the amplifiers. As shown in Fig. 5 (a) and (b), the fitting precision of  $S_{22}$  has been obviously improved by adding  $\tau_{ds}$ . Potential barrier lowering at source terminal would be induced by large drain voltage, and thus increase the channel carrier concentration, which is so-called drain induced barrier lowering (DIBL) effect. As the gate-length is decreased to several hundreds of nano-meters to gain high frequency performances, the DIBL effect cannot be ignored which would become very important for short-channel device. Therefore, the output conductance  $g_{ds}$  with drain delay factor  $\tau_{\rm ds}$  is proposed to characterize the impact of drain voltage on channel current.  $au_{
m ds}$  represents a delay of the channel current response to drain voltage, which arises from the delay associated with the potential barrier change in source region. Besides, the introduction of  $au_{
m ds}$ also takes the phase change by  $C_{\rm ds}$  into consideration, which could improve the fitting accuracy of  $S_{22}$ .



Fig. 5 The fitting of  $S_{22}$  for models (a) with  $\tau_{\rm ds}$  , (b) without  $\tau_{\rm ds}$ 

图 5  $S_{22}$  拟合结果 (a) 添加  $\tau_{ds}$  的模型, (b) 没有添加  $\tau_{ds}$  的模型

Additionally, it is InAlAs semiconductor material that situates between gate and channel layer for InPbased HEMTs, and the distance is necessarily smaller than 15 nm to improve gain and frequency performances of InP-based HEMTs by two-step gate-recess etching process.  $R_{\rm gs}$  is introduced to depict the inevitably severe gate-leakage current. Finally, the fitting of S-parameters has been done for model with  $\tau_{\rm ds}$  and  $R_{\rm gs}$ , as shown in Fig. 6. It shows that the measured S-parameters demonstrate a good match with the simulated data.

In addition to S-parameters, the maximum oscillation frequency  $(f_{\rm max})$  and current cut-off frequency  $(f_{\rm T})$ are also important parameters for high frequency devices. Among them,  $f_{\rm max}$  affects the device power gain, which is



Fig. 6 Comparison of S parameters between measured and simulated 图 6 测试和仿真的 S 参数拟合结果

more important to the analog circuit.  $f_{\rm T}$  determines the switching speed, which serves as a greater impact on the digital circuit. The value of  $f_{\rm T}$  and  $f_{\rm max}$  are determined by extrapolating the current gain ( $H_{21}$ ) and maximum available/stable power gain (MAG/MSG) using a least squares fitting with a -20 dB/decade slope after subtracting the parasitic parameters due to the probing pads. As shown in Fig. 7, it can be seen that the simulated H parameters and gain performance show a good match with the measured values where  $f_{\rm T}$  and  $f_{\rm max}$  are 146 GHz and 220 GHz respectively.



Fig. 7 Comparison of  $f_{\rm T}$  and  $f_{\rm max}$  between measured and simulated

图 7 测试和仿真 f<sub>T</sub>和 f<sub>max</sub> 拟合结果

The error factor (perror) has been widely used to represent the fitting accuracy of models. Especially, the error factor of perror involves S-parameters error (error S), stability factor error (error K) and gain error (error G). The function is as follows:

perror = 
$$\sqrt{\frac{(\operatorname{error} S)^2 + (\operatorname{error} K)^2 + (\operatorname{error} G)^2}{3}}$$
. (11)

The error factors have been computed for different

models by introducing  $R_{\rm gs}$  and  $\tau_{\rm ds}$  gradually, and the values are shown in Table 4. It is obvious that the small-signal model with  $R_{\rm gs}$  and  $\tau_{\rm ds}$  has much superior fitting accuracy compared to other models, which means the model is more suitable for InP-based HEMTs.

 Table 4
 The error factors for different models

 表 4
 不同模型的误差因子

| Models | without $R_{ m gs}$ and ${	au}_{ m ds}$ | with $R_{\rm gs}$ | with ${m 	au}_{ m ds}$ | with $R_{ m gs}$ and ${	au}_{ m ds}$ |
|--------|-----------------------------------------|-------------------|------------------------|--------------------------------------|
| Perror | 0.294                                   | 0.269             | 0.291                  | 0.266                                |

## 4 Conclusions

In this paper, an improved 16-element small-signal topology has been proposed for InAlAs/InGaAs InPbased HEMTs on the basis of manufacturing process and operating principle.  $R_{gs}$  is adopted to describe the nonnegligible gate-leakage current caused by short gatechannel distance. The output conductance  $g_{ds}$  with drain delay factor  $\tau_{ds}$  is introduced to characterize the impact of drain voltage on channel current and also depicts the phase change by  $C_{ds}$ , which improves the fitting accuracy of  $S_{22}$ . The extraction process of all elements in smallsignal topology is given in detail, and the values are ultimately determined by optimization procedure to gain the best fitting precision. The simulated S-parameters and frequency characteristics of  $f_{\rm T}$  and  $f_{\rm max}$  have shown good match with the measured values. Exactly the introduction of  $R_{\rm gs}$  and  $au_{
m ds}$  makes the small-signal model much more suitable for InP-based HEMTs. The more accurate smallsignal model is of great significance on high-frequency circuits design.

#### Acknowledgements

The authors would like to express heartfelt thanks to Li Yankui for tuning the measurement equipments. The authors also owe a debt of gratitude to all the members of the Compound Semiconductor Device Department, Institute of Microelectronics, Chinese Academy of Sciences. This work is supported by the National Natural Science Foundation of China (No. 11775191, No. 61404115, No. 61434006), and Development Fund for Outstanding Young Teachers in Zhengzhou University, China (No. 1521317004).

## References

- [1] Varonen M, Reeves R, Kangaslahti P, et al. An MMIC low-noise amplifier design technique [J]. IEEE Transactions on Microwave Theory and Techniques, 2016, 64(3): 826-835.
- [2] Zhong Y H, Li K K, Li X J, et al. A W-band high-gain and low-noise amplifier MMIC using InP-based HEMTs[J]. Journal of Infrared and Millimeter Wave, 2015, 34(6): 668-672.
- [3] Rec T, Zemora A, Schlecht E, et al. A 230 GHz MMIC-based sideband separating receiver [J]. IEEE Transaction on Terahertz Science and Technology, 2016, 6(1): 141-147.
- [4] Rodwell M J W. 50-500 GHz wireless: transistors, ICs, and system design [C]. German Microwave Conference, Germany, CA, 2014: 1-4.
- [5] Deal W, Mei X B, Leong K M K H, et al. THz monolithic integrated circuits using InP high electron mobility transistors [J]. IEEE Transactions on Terahertz Science and Technology, 2011, 1(1): 25-32.
- [6] Leong K M K H, Mei X B, Yoshida W, et al. A 0.85 THz low noise amplifier using InP HEMT transistors [J]. IEEE Microwave and Wireless Components Letters, 2015, 25(6): 397 – 399.
- [7] Deal W R, Leong K, Zamora A, et al. Recent progress in scaling InP HEMT TMIC technology to 850 GHz[J]. IEEE MTT-S International Microwave Symposium (IMS), Tampa, FL, USA, CA, 2014; 1-3.
- [8] Jarndal A, Essaadali R, Kouki A B. A reliable model parameter extraction method applied to AlGaN/GaN HEMTs [J]. *IEEE Transactions on Computer-Aid Design of Integrated Circuits and Systems*, 2016, 35(2): 211-219.
- [9] Parveen, Supriya S, Jogi J, et al. A novel analytical model for small signal parameter for separate gate InAlAs/InGaAs DG-HEMT [C]. IEEE Region 10 Conference (TENCON 2012), Cebu, CA, 2012: 1-6.
- [10] Majumder A, Chatterjee S, Chatterjee S, et al. Optimization of smallsignal model of GaN HEMT by using evolutionary algorithms [J]. IEEE Microwave and Wireless Components Letters, 2017, 27(4): 362 - 364.
- [11] Mei X B, Yoshida W, Lange M, et al. First demonstration of amplifier at 1 THz using 25 nm InP high electron mobility transistor process
   [J]. IEEE Electron Device Letters, 2015, 36(4): 327 329.
- [12] Sun S X, Ji H F, Yao H J, et al. Physical modeling of direct current and radio frequency characteristics for InP-based InAlAs/InGaAs HEMTS[J]. Chinese Physics B, 2016, 25(10): 108501.
- [13] Zhong Y H, Li K K, Li X J, et al. Impact of the silicon-nitride passivation film thickness on the characteristics of InAlAs/InGaAs InPbased HEMTs[J]. Journal of the Korean Physical Society, 2015, 66 (6): 1020-1024.
- [14]Zhong Y H, Wang W B, Sun S, et al. Long-time thermal stability comparison of alloyed and non-alloyed Ohmic contacts for InP-based HEMTs[J]. Physica Status Solid A-Applications and Materials Science, 2017,214(11):1700411.